## VHDL CODE FOR HALF AND FULL SUBTRACTOR



| 1st Bit or Digit | 2 <sup>nd</sup> Bit or Digit | Difference | Borrow |
|------------------|------------------------------|------------|--------|
| 0                | 0                            | 0          | 0      |
| 1                | 0                            | 1          | 0      |
| 0                | 1                            | 1          | 1      |
| 1                | 1                            | 0          | 0      |

## VHDL code for Half Subtractor:

```
library IEEE;
use IEEE.std_logic_1164.all;
entity half sub is
port(A,B: in std_logic;
diff,borrow : out std logic
end half sub;
architecture flow of half sub is
begin
diff<= A xor B;
borrow<=not(A) and B;
end flow;
```

## TRUTH TABLE OF FULL SUBTRACTOR

| INPUT |   |     | OUTPUT |      |
|-------|---|-----|--------|------|
| Α     | В | Bin | D      | Bout |
| 0     | 0 | 0   | 0      | 0    |
| 0     | 0 | 1   | 1      | 1    |
| 0     | 1 | 0   | 1      | 1    |
| 0     | 1 | 1   | 0      | 1    |
| 1     | 0 | 0   | 1      | 0    |
| 1     | 0 | 1   | 0      | 0    |
| 1     | 1 | 0   | 0      | 0    |
| 1     | 1 | 1   | 1      | 1    |









## Full Subtractor



```
library IEEE;
use IEEE.std_logic_1164.all;
entity full_sub is
    port(A,B,borrow_in: in std_logic;
         diff,borrow_out : out std_logic
);
end full_sub;
architecture flow of full_sub is
component half_sub is
    port(A,B : in std_logic;
         diff,borrow : out std_logic
);
end component;
component or_gate is
    port(A,B : in std_logic;
         Y : out std_logic
);
end component;
signal T1,T2,T3:std_logic;
begin
half_sub1: half_sub port map (A=>A,B=>B,diff=>T1,borrow=>T2);
half_sub2: half_sub port map(A=>T1,B=>borrow_in,diff=>diff,borrow=>T3);
or_gate1: or_gate port map(A=>T3,B=>T2,Y=>borrow_out);
end flow;
```